Part Number Hot Search : 
AC08RC RE024 1SS199TE GI965 PIC16C NJM2136M 1N4069 74162
Product Description
Full Text Search
 

To Download XC4000D Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 (R)
XC4010D, XC4013D Logic Cell Array
Product Specifications
Features
Description
The Xc4010D and XC4013D are RAM-less, lower-cost versions of the XC4010 and XC4013. They are identical to the XC4010 and XC4013 in all respects, except for the missing on-chip RAM. The XC4010D and XC4013D are available in most of the same PLCC, PQFP, and PGA packages as their corresponding XC4000 non-D equivalents. See page 2-70 for details. The XC4010D and XC4013D are also pin-compatible with the XC5210 (see XC5200 Data Sheet for additional information). The XC5210 provides another possible cost-reduction path for lower-performance applications that do not use the XC4000D features like wide-decoders and carry logic. For complete electrical specifications, see pages 2-47 through 2-55. For a detailed description of the device features, architecture and configuration methods, see pages 2-9 through 245. For a detailed list of package printouts, please use the cross-referance on page 2-70. For package physical dimensions and thermal data, see Section 4.
* Third Generation Field-Programmable Gate Array
Abundant flip-flops Flexible function generators No on-chip RAM Dedicated high-speed carry-propagation circuit Wide edge decoders (four per edge) Hierarchy of interconnect lines Internal 3-state bus capability Eight global low-skew clock or signal distribution network Flexible Array Architecture - Programmable logic blocks and I/O blocks - Programmable interconnects and wide decoders - High-speed logic and Interconnect - Low power consumption - - - - - - - -
*
* Sub-micron CMOS Process * Systems-Oriented Features
- - - - - IEEE 1149.1-compatible boundary-scan logic support Programmable output slew rate (2 modes) Programmable input pull-up or pull-down resistors 12-mA sink current per output 24-mA sink current per output pair
* Configured by Loading Binary File
- Unlimited reprogrammability - Six programming modes
* XACT Development System runs on '386/'486-type PC,
Apollo, Sun-4, and Hewlett-Packard 700 series - Interfaces to popular design environments like Viewlogic, Mentor Graphics and OrCAD - Fully automatic partitioning, placement and routing - Interactive design editor for design optimization - 288 macros, 34 hard macros, RAM/ROM compiler
Table 1. The XC4000D Family of Field-Programmable Gate Arrays Device Approximate Gate Count CLB Matrix Number of CLBs Number of Flip-Flops Max Decode Inputs (per side) Max RAM Bits Number of IOBs XC4010/10D XC4013/13D 10,000 20 x 20 400 1,120 60 12,800* 160 13,000 24 x 24 576 1,536 72 18,432* 192
*XC4010D and XC4013D have no RAM
2-69
XC4000 Logic Cell Array Family
XC4000D Pinout Cross-Reference
Package
84-pin PLCC 160-pin PQFP 191-pin PGA 208-pin PQFP 223-pin PGA 225-pin BGA 240-pin PQFP
XC4010
XC4010D
XC4013
XC4013D
XC5210
Pinout page PC84 on page 2-62 PQ160 on page 2-62 PG191 on page 2-62 PQ208 on page 2-62 PG223 on page 2-64 BG225 on page 2-64





PQ240 on page 2-64
X6100
For additional information on the XC5210, please see the XC5200 Product Description.
2-70


▲Up To Search▲   

 
Price & Availability of XC4000D

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X